

## International Journal of Engineering

Journal Homepage: www.ije.ir

## Improving Linearity of CMOS Variable-gain Amplifier Using Third-order Intermodulation Cancellation Mechanism and Intermodulation Distortion Sinking Techniques

### M. Asemani\*a, G. Ardeshira, D. Razmjooeib

<sup>a</sup> Department of Electrical and Computer Engineering, Babol University of Technology, Babol, Iran <sup>b</sup> Department of Communications and Electronics, School of Electrical and Computer Engineering, Shiraz University, Shiraz, Iran

PAPER INFO

### ABSTRACT

Paper history: Received 31 August 2016 Received in revised form 27 January 2017 Accepted 30 January 2017

Keywords: Variable-gain Amplifier Distortion Cancellation Linearity Improvement Third-order Input Intercept Point This paper presents an improved linearity variable-gain amplifier (VGA) in 0.18-µm CMOS technology. The linearity improvement is resulted from employing a new combinational technique, which utilizes third-order-intermodulation (IM3) cancellation mechanism using second-order-intermodulation (IM2) injection, and intermodulation distortion (IMD) sinking techniques. The proposed VGA gain cell consists of a variable-gain attenuator followed by a differential cascode amplifier as a fixed-gain stage. The continuous gain control mechanism in the first stage occurs by varying the gate voltage of an nMOS transistor. Our proposed linearization technique is applied to the fixed gain cascode amplifier of the second stage. To examine the linearity of the proposed circuit, a nonlinear analysis of the cascode amplifier based on Taylor series has been performed. The simulation results show that after linearization, the third-order input intercept point (IIP<sub>3</sub>) of the whole VGA has been improved about +18 dB at the gain of 15.4 dB. The VGA has a voltage gain varying from -7.5 to 19.5 dB and a bandwidth of 830 MHz to 845 MHz. Morever, the circuit dissipates 4.65 mW to 9.35 mW from a 1.8 V single supply over the entire gain range.

doi: 10.5829/idosi.ije.2017.30.02b.05

### **1. INTRODUCTION**

Variable-gain amplifier (VGA) is an essential subsystem in receivers which maximizes the whole dynamic range and is used in many applications such as disk drives [1] and wireless communication links [2]. In a modern communication receiver, a VGA usually preceds an analog-to-digital converter (ADC) to adapt the loss variation of the transmission channel and in turn ease the dynamic range requirement of the ADC [2].

A VGA must keep two main characteristics simultaneously; a controllable gain and a good linearity. However, many of recently reported VGAs have poor linearity. In a high-speed programmable gain amplifier (PGA) designed using variable MOS transconductors in disk drive applications, the linearity is limited by nonlinear characteristics of the transconductors [1, 3]. One of the main challenges of a  $g_m$ -ratioed VGA which its gain is controlled by the  $g_m$  ratio of the input to load stages, comes from the load stage distortion which significantly affects output linearity over the entire gain range [4, 5]. The linearization in resistive source degeneration technique improves the system linearity, however, increases noise and power dissipation [6]. Also, VGAs with poor linearity can be seen in other works [7-9].

Using cascode amplifier topology in VGAs, due to its advantageous properties over the common-source amplifier, results better high-frequency operation and wider dynamic range [10-13]. Elwan et al. [14] have used a cascode structure in a VGA and reported its superiorities over common-source amplifier but the linearity is still unpleasant.

Recently, Yeh et al. [15] has proposed an improved linearity cascode VGA. In this paper, we are going to propose a VGA based on the cascode topology with a

Please cite this article as: M. Asemani, G. Ardeshir, D. Razmjooei, Improving Linearity of CMOS Variable-gain Amplifier Using Third-order Intermodulation Cancellation Mechanism and Intermodulation Distortion Sinking Techniques, International Journal of Engineering (IJE), TRANSACTIONS B: Applications Vol. 30, No. 2, (February 2017) 192-198

<sup>\*</sup>Corresponding Author's Email: mr.asemani69@yahoo.com (M. Asemani)

larger voltage-gain and a much better linearity. The proposed VGA consists of a variable-gain attenuator followed by a fixed gain cascode amplifier. The gain variation mechanism is realized via controlling the gate bias voltage of the nMOS transistor in the first stage. In order to improve the VGA's linearity, we have combined two techniques simultaneously: one is injecting an IM2 signal to the common-source node [16] of the cascode amplifier and second is sinking the same amplifier's output current [17]. By tuning some parameters, our novel technique has significantly lowered the IM3 component of the output current which leads to increasing the IIP<sub>3</sub> of the whole VGA. Furthermore, to examine the performance of the circuit, a nonlinear analysis based on Taylor series has been conducted on the cascode amplifier. Simulations verify excellent linearity improvement and larger gain dynamic range. Because of the superior linearity, the proposed VGA best suits the applications requiring high linearity such as direct conversion receiver (DCR). The rest of the paper is organized as follows. Section 2, provides the proposed linearized VGA (L-VGA) design and analysis. Section 3, shows the simulation results and finally, conclusions are presented in Section 4.

# 2. PROPOSED LINEARIZED VGA DESIGN AND ANALYSIS

This section presents the proposed linearized VGA structure consisted of an attenuator stage followed by a fixed-gain stage, separately. Then, to investigate how the cancellation mechanism works, a nonlinear analysis of the circuit based on Taylor series theory is introduced.

**2. 1. Attenuator Stage Circuit Design** Figure 1 depicts the variable gain attenuator structure of the first stage. The attenuator topology is a source follower (M1, M2) with active load nMOS (M3, M4) biased in triode region. Simply, from the small signal low-frequency model of a source follower (neglecting body effect), the voltage gain of the circuit is given by [18]:

$$G_{1} = \frac{\mu_{n}C_{ox}(\frac{W}{L})_{1,2} \left(V_{cont} - (V_{o} + V_{Th})\right)}{\mu_{n}C_{ox}(\frac{W}{L})_{1,2} \left(V_{cont} - (V_{o} + V_{Th})\right) + \frac{1}{r_{o1,2}} + \frac{1}{r_{o3,4}}}$$
(1)



Figure 1. Schematic of the attenuator stage as a variable-gain cell

Equation (1) shows that the voltage gain of the attenuator can be varied by the control voltage  $V_{cont}$ .

**2. 2. Fixed-gain Stage Circuit Design** Figure 2 shows the fixed-gain differential cascode amplifier of the second stage. M1 and M2 are the input transconductor and M4 and M5 are the common-gate stages. M6 and M7 are pMOS active load current sources and M3 acts as the tail current source. In order to set a proper common-mode output voltage VCM, a DC level sensing pair along with a common-mode feedback (CMFB) circuit is used.

Considering the input-stage differential pair of the cascode amplifier shown in Figure 2, the time-varying drain current  $I_1$  can be expressed as a function of the small-signal gate-source voltage ( $v_{gs}$ ) around its bias point, appropriately chosen on the I-V charecteristics of device M1, using Taylor series expansion as:

$$i_{d1} = g_1 \left( v_g - v_s \right) + g_1 \left( v_g - v_s \right)^2 + g_1 \left( v_g - v_s \right)^3 + \dots$$
(2)

where  $g_1$ ,  $g_1'$  and  $g_1''$  are the jth-order, (j = 1,2,3), transcenductance coefficients of input device respectively, given by [16]:

The third-order term in Equation (2) is the main contribution of IM3 components in the transconductor - stage. However, the multiplying term  $-2g'_m v_g v_s$  in  $g'_m (v_g - v_s)$  also contributes to IM3 because  $v_s$  contains intrinsic IM<sub>2</sub> components [16]. Therefore, the linearization of the cascode amplifier is a significant consideration.

**2. 3. Distortion Analysis of the VGA Topology With the Proposed Linearization Technique** The complete linearized VGA structure is shown in Figure 3. The IM2 generator composed of M12 and M13, generates the IM2 current  $(i_x)$  which is then converted to the IM2 voltage  $(v_{IM2})$  through resistor  $R_1$ . Here, M3 converts  $v_{IM2}$  to the current  $i_{IM2}$  and inject it to the  $v_s$ node.



Figure 2. Schematic of the cascode amplifier of the second stage

An AC coupling network, formed by C and  $R_b$ , is inserted between the bias transistor and the squaring circuit to facilitate the DC bias of M3. The  $i_{IM2}$ ,  $i_{d1}$  and  $i_{d2}$  come together which results in lower output IM3 cpmponents [16].

For further suppression of the output IM3 component in current  $i_o$ , we have used an additional diodeconnected nMOS transistor Ma (as  $i_a$  injected into the  $v_1$ node in Figure 3), as an IMD sinker [17].

Here, the source follower of the first stage is considered to be linear because of its low intermodulation distortion [19]. Thus, our analysis is focused on the cascode amplifier of Figure 3.

At the beginning, we define  $i_{IM2}$  as  $2X \times v_{in}^2$  and  $v_g = G_1 \cdot v_{in}$ . The relation between differential output current  $i_0$  and input voltage  $v_{in}$ , in Figure 3, is a nonlinear differential equation which can be described as a Taylor series expansion as below:

$$i_o = C_1 v_{in} + C_3 v_{in}^3 + C_5 v_{in}^5 + \dots$$
(4)

Differential circuits exhibit an odd-symmetric input/ooutput characteristic [9]. It indicates that a differential circuit driven by a differential signal produces no evenorder harmonics as expressed in Equation (4). In the equation above,  $C_1$  is the first-order term of the output current that refers to the small signal gain.  $C_3$  and  $C_5$  are the third and fifth-order nonlinearity coefficients, respectively. For analyzing IM3 and IIP<sub>3</sub>, our analysis is focused on  $C_3$ . Thus, the above polynominal is limited to the third-order term. By solving KCL equations (neglecting second order effects), the expression for  $i_{d1}$ is obtained as below [16]:

$$i_{d1} = (g_1G_1)\mathcal{V}_{in} + (g_1G_1^2 + X)\mathcal{V}_{in}^2 + \underbrace{(g_1^* - 2\frac{g_1^{'2}}{g_1})G_1^3 + 2XG_1\frac{g_1^{'}}{g_1}}_{A_3} \mathcal{V}_{in}^3$$
(5)

In Equation (5),  $A_1$  is the small signal gain of the transconductor stage and  $A_2$ ,  $A_3$  are the nonlinear components in  $i_{d1}$ . The first terms in  $A_2$  and  $A_3$  are the intrinsic nonlinearities and the second ones are introduced by the new linearization technique.



Figure 3. Circuit schematic of the proposed linearizaed VGA

$$g_{1} = \frac{\partial I_{DS}}{\partial V_{GS}}, g_{1}' = \frac{1}{2!} \frac{\partial^{2} I_{DS}}{\partial V_{GS}^{2}}, g_{1}'' = \frac{1}{3!} \frac{\partial^{3} I_{DS}}{\partial V_{GS}^{3}}$$
(3)

To find  $i_a$ , we first approximate  $v_a$  with respect to  $v_1$  with Taylor series expansion as follows [20]:

$$v_a \approx g_{1a}v_1 + g_{2a}v_1^2 + g_{3a}v_1^3 \tag{6}$$

Therefore,  $i_a$  is obtained through  $v_a / R_a$ :

$$\dot{i}_{a} = \frac{v_{a}}{R_{a}} = \frac{g_{1a}}{R_{a}} v_{1} + \frac{g_{2a}}{R_{a}} v_{1}^{2} + \frac{g_{3a}}{R_{a}} v_{1}^{3}$$
(7)

To have  $i_a$  as a function of  $v_{in}$ , we write  $v_1 = Z_{1 \times i_{d1}}$  in which,  $Z_1$  is the equivalent resistance of parallel paths diode-connection and common-gate. So,  $i_a$  would be given as:

$$i_{a} = -\underbrace{\left(Z_{1}A_{1}\frac{g_{1a}}{R_{a}}\right)}_{\beta_{1}}v_{in} + \underbrace{\left(Z_{1}^{2}A_{1}^{2}\frac{g_{2a}}{R_{a}} - Z_{1}\frac{g_{1a}}{R_{a}}A_{2}\right)}_{\beta_{2}}v_{in}^{2}$$

$$+\underbrace{\left(2Z_{1}^{2}A_{1}A_{2}\frac{g_{2a}}{R_{a}} - Z_{1}A_{3}\frac{g_{1a}}{R_{a}} - Z_{1}^{3}A_{1}^{3}\frac{g_{3a}}{R_{a}}\right)}_{\beta_{3}}v_{in}^{3}$$
(8)

As known, the sum of  $i_a$  and  $i_{d1}$  would be  $i_{o1}$  as follows:

$$i_{o1} = i_{d1} + i_a = (A_1 + \beta_1)v_{in} + (A_2 + \beta_2)v_{in}^2 + (A_3 + \beta_3)v_{in}^3$$
(9)

 $i_{o2}$  would be the same as  $i_{o1}$  if  $v_{in}$  is replaced by  $-v_{in}$ . The injected IM2 current from M3,  $i_{IM2}$ , is found by [16]:

$$i_{IM 2} = 2X \times v_{in}^2 = -2g'_{12}g_{m3}R_1 v_{in}^2$$
(10)

From  $i_o = i_{o1} - i_{o2}$  and Equation (4),  $C_1$  and  $C_3$  can be concluded (on the next page).

From Equations (11.a) and (11.b), the third-order input intercept point for the nonlinear output current can be expressed as below [21]:

$$IIP_{3}(dBm) = 10 \log_{10}\left(\sqrt{\frac{4}{3} \left|\frac{C_{1}}{C_{3}}\right|}\right) + 10 dB$$
(12)

An interesting observation on Equation (12) is that by setting  $C_3$  to zero the linearity of the VGA can be maximized. In Equation (11.b), it is observed that the proposed linearization technique has introduced the degrees of freedom which is able to cancel the third-order distortion terms. Therefore, it is apparent from Equation (11.b) that an appropriate choice of resistor and transistor sizes, leads to a lower  $C_3$  and results a better IIP<sub>3</sub>.

In order to predict the IIP<sub>3</sub> behavior, the theoretical values for IIP<sub>3</sub> as a function of tunable parameters such as resistors  $R_1$  and  $R_a$  calculated by Equation (12) have been plotted in Figure 4.



Figure 4. IIP<sub>3</sub> variations computed with Taylor series vs.  $V_{\text{cont}}$  and  $R_1$ 

Figure 4(a) illustrates the IIP<sub>3</sub> behavior of the VGA as a function of control voltage and resistor  $R_1$  for  $R_a = 0\Omega$ . For different control voltages, The IIP<sub>3</sub> experiences its maximum values as  $R_1$  increases. So, we choose  $R_1 = 4 \text{ K}\Omega$  as an optimal value.

The IIP<sub>3</sub> behavior of the VGA for  $R_1 = 4 \text{ K}\Omega$  as a function of control voltage and resistor  $R_a$  is shown in Figure 4(b). As  $R_a$  increases, the IIP<sub>3</sub> also increases at control voltages ranging from 600 to 900 mV, but it decreases at high gain modes (Vcont > 900mV). Here, we choose  $R_a = 200\Omega$  as an optimal value by considering the low gain linearity importance and also drastic drop at high gain mode.

The theoretical values were obtained for a  $100\mu$ m/0.18 µm aspect ratio for M4 and M5,  $60\mu$ m/0.18 µm for M1 and M2 ,and  $15\mu$ m/0.18 µm for the tail current source M3. The transistor sizing for the squaring circuit (or IM2 generator circuit) is chosen to be  $9\mu$ m/0.18 µm. Finally, the size of Ma is considered to be  $24\mu$ m/0.18µm.

### **3. SIMULATION RESULTS**

Simulations using Advanced Design System (ADS) simulator was performed to validate the results of the Taylor analysis in Figure 4. The fully differential variable-gain amplifier, shown in Figure 3, has been simulated using 0.18 $\mu$ m CMOS TSMC model. The cascode biasing current was set to 1.94 mA, whereas the total current driven from the attenuator stage varied from 49  $\mu$ A to 2.66 mA. The bias voltage for the squaring circuit, V<sub>bc</sub>, and gate voltage of M1 and M2, V<sub>gate</sub>, was set to 935 mV and 900 mV, respectively. The total current consumed by the squaring circuit is 456  $\mu$ A. The IIP<sub>3</sub> variation as a function of control voltage considering the optimal values obtained from the theoretical calculations is illustrated in Figure 5.

The results were plotted before and after applying the linearization technique. As shown in Figure 5, before the linearization technique, the IIP<sub>3</sub> reaches its maximum value at the gain of 2.9 dB then decreases as control voltage increases.



Figure 5.  ${\rm IIP}_3$  variations computed with Taylor series vs.  $V_{\rm cont}$  and  $R_a$ 

In this case, the minimum and maximum values obtained for the IIP3 are -17.2 dBm and 4.4 dBm, respectively. The linearity of the VGA has improved using the proposed linearization technique as the IIP<sub>3</sub> curve shows one more peak at the gain of 14 dB, as shown in Figure 5. The second peak, produced by the linearizer circuit, prevents the IIP<sub>3</sub> to decrease as fast as non-linearized VGA (NL-VGA) does. Therefore, it can be observed from Figure 5 that the new cancellation technique works so good leading to a significant IIP<sub>3</sub> improvement of +18 dB at the gain of 15.4 dB. Thus, the minimum and maximum values obtained for the IIP<sub>3</sub> is - 9.3 dBm and 8.5 dBm, respectively. As can be seen from Figure 5, by applying the proposed technique,

$$C_{1} = 2G_{1} \left( g_{1} - Z_{1}g_{1} \frac{g_{1a}}{R_{a}} \right)$$
(11 a)  
$$\left[ \left( g_{1}^{*} - 2\frac{g_{1a}^{*}}{r_{a}} \right) G_{1}^{2} - Z_{1} \frac{g_{1a}}{R} \left( g_{1}^{*} - 2\frac{g_{1a}^{*}}{r_{a}} \right) G_{1}^{2} + \frac{2g_{1a}^{*}g_{ma}R_{1}}{r_{a}} \left( Z_{1} \frac{g_{1a}}{R} - 1 \right) \right]$$

$$C_{3} = 2G_{1} \begin{bmatrix} g_{1} - 2 \frac{1}{g_{1}} & G_{1} - 2 \frac{1}{R_{a}} & g_{1} - 2 \frac{1}{g_{1}} & G_{1} + \frac{1}{g_{1}} & G_{1} + \frac{1}{g_{1}} & Z_{1} \frac{1}{R_{a}} & -1 \end{bmatrix} \\ + 2Z_{1}^{2}g_{1}\frac{g_{2a}}{R_{a}} & g_{1}G_{1}^{2} - g_{12}g_{m3}R_{1} - Z_{1}^{3}g_{1}^{3}G_{1}^{2}\frac{g_{3a}}{R_{a}} \end{bmatrix}$$
(11 b)

the results have been plotted before and after applying the linearization technique. As shown in Figure 6, before the linearization technique, the IIP<sub>3</sub> reaches its maximum value at the gain of 2.9 dB then decreases as control voltage increases.



Figure 6. Comparison of calculated and simulated IIP3 before and after applying the linearization technique versus control voltage

In this case, the minimum and maximum values obtained for the IIP3 are -17.2 dBm and 4.4 dBm, respectively. The linearity of the VGA has improved using the proposed linearization technique as the IIP<sub>3</sub> curve shows one more peak at the gain of 15.4 dB, as shown in Figure 5. The second peak, produced by the linearizer circuit, prevents the IIP<sub>3</sub> to decrease as fast as non-linearized VGA (NL-VGA) does. Therefore, it is obvious from Figure 5 that the new cancellation technique worked so good leading to a significant IIP<sub>3</sub> improvement of +18 dB at the gain of 15.4 dB. Thus, the minimum and maximum values obtained for the IIP<sub>3</sub> is - 9.3 dBm and 8.5 dBm, respectively. As can be seen from Figure 5, by applying the proposed technique, input linearity of the VGA has improved very well and a good agreement with Figure 4(b) is also evident.

Figure 7 shows the frequency response obtained from the simulation with control voltage ranging from 0.45 V to 1.26 V. The upper 3-dB bandwidth is 830 MHz and 845 MHz at high gain and low gain modes, respectively. A high-pass filter with a low cut off frequency would be enough to block the DC offsets from preceding stages and provide a correct bias for the cascode stage. As it can be seen from Figure 6, there is a BW variations of about 15 MHz over the entire gain range.

Figure 8 illustrates the VGA voltage gain over different control voltages obtained from the simulation. By applying the linearization technique, the gain of the VGA does not change at all, therefore the dynamic range remains constant. The VGA achieves a gain range from -7.5 to 19.5 dB.

Figure 9 illustrates the total power dissipation of the VGA for different gain control voltages. The power dissipation of the linearized and non-linearized VGA are shown with solid and dashed lines, respectively. As it can be seen from Figure 8, there is a slight difference between these two curves which is about 0.15 mW.

To compare the VGA's efficiency before and after linearization, a figure of merit (FoM) based on linearity,

bandwidth, voltage gain, noise and power consumption is defined as:

$$FOM = \frac{IIP_3(mW) \times gain \times BW (MHz)}{P_{dc}(mW) \times (F-1) \times 1(MHz)}$$
(13)

where, F is the noise factor of the VGA.



Figure 7. Simulated frequency response vs. various control voltages



Figure 8. Simulated voltage gain over control voltage

| IABLE I. Performance summary and comparison |           |           |           |           |             |          |                       |                      |              |
|---------------------------------------------|-----------|-----------|-----------|-----------|-------------|----------|-----------------------|----------------------|--------------|
| REF.                                        | 2009 [14] | 2013 [15] | 2011 [7]  | 2012 [8]  | 2013 [9]    | 2012 [5] | This work: NL-<br>VGA | This work: L-<br>VGA | Units        |
| Process                                     | 65        | 90        | 180       | 180       | 180         | 180      | 180                   | 180                  | nm           |
| IIP3                                        | -25*      | -19~3     | -4.5~0    | -18*      | -1.4~ -2.9# | N/A      | -17.2~4.4             | -9.3~8.5             | dBm          |
| BW                                          | 40        | 56~64**   | 1000~5000 | 0~5600    | 2~1900      | 76~809   | 850~865               | 830~845              | MHz          |
| Gain                                        | -18~47    | -18~22    | -5~11     | -16.5~6.5 | -10.6~7.8   | -37~28   | -7.5~19.5             | -7.5~19.5            | dB           |
| NF                                          | N/A       | 4.8~18    | 3.2~7.2   | 16.5~27.1 | 21.4~27.1   | 22       | 13~16                 | 13~16                | dB           |
| Power                                       | 2.23      | 26        | 10~19     | 7.9       | 12.2        | 3.1~5    | 4.5~9.2               | 4.65~9.35            | mW           |
| Supply                                      | 1.2       | 2         | 1.8       | 1.8       | 1.8         | 1.8      | 1.8                   | 1.8                  | $\mathbf{V}$ |
| <b>FOM</b> <sub>max</sub>                   | N/A       | N/A       | N/A       | N/A       | N/A         | N/A      | 1.1                   | <b>85</b> ^          |              |

Reported values are for the maximum gain setting.

Values were calculated at 15.4 dB where the FOM is maximum.

# Estimated from the input P1dB.

\*\* Reported value is in GHz.



Figure 9. Total power dissipation across different control voltages

#### 4. CONCLUSION

This paper developed a variable-gain amplifier with low IM3 components resulted from injecting low frequency IM2 and using the diode-connection transistors for sinking nonlinear components of output current. The proposed VGA was analyzed by Taylor series. Simulation results in 0.18 $\mu$ m TSMC CMOS technology demonstrated a maximum IIP<sub>3</sub> improvement of +18 dB at the gain of 15.4 dB. The excess power consumption is about 0.15 mW. The obtained bandwidth varies 15 MHz (830MHz to 845MHz) in the whole gain range. The achieved noise figure (NF) of the linearized VGA is between 13 to 16 dB at the entire gain range.

### **5. REFERENCES**

- Harjani, R., "A low-power cmos vga for 50 Mb/s disk drive read channels", *IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing*, Vol. 42, No. 6, (1995), 370-376.
- Jeon, O., Fox, R.M. and Myers, B.A., "Analog AGC circuitry for a CMOS WLAN receiver", *IEEE Journal of Solid-State Circuits*, Vol. 41, No. 10, (2006), 2291-2300.
- Gomez, R. and Abidi, A., "A 50-MHz CMOS variable gain amplifier for magnetic data storage systems", *IEEE Journal of Solid-State Circuits*, Vol. 27, No. 6, (1992), 935-939.
- Duong, Q.-H., Le, Q., Kim, C.-W. and Lee, S.-G., "A 95-dB linear low-power variable gain amplifier", *IEEE Transactions* on Circuits and Systems I: Regular Papers, Vol. 53, No. 8, (2006), 1648-1657.
- 5. Chen, Z., Zheng, Y., Choong, F.C. and Je, M., "A low-power variable-gain amplifier with improved linearity: Analysis and

design", IEEE Transactions on Circuits and Systems I: Regular Papers, Vol. 59, No. 10, (2012), 2176-2185.

- Mollaalipour, M. and Miar-Naimi, H., "An improved high linearity active cmos mixer: Design and volterra series analysis", *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 60, No. 8, (2013), 2092-2103.
- El-Gabaly, A. and Saavedra, C., "Wideband variable gain amplifier with noise cancellation", *Electronics letters*, Vol. 47, No. 2, (2011), 116-118.
- Kumar, T.B., Ma, K. and Yeo, K.S., "A 7.9-mW 5.6-GHz digitally controlled variable gain amplifier with linearization", *IEEE Transactions on Microwave Theory and Techniques*, Vol. 60, No. 11, (2012), 3482-3490.
- Kumar, T.B., Ma, K. and Yeo, K.S., "Temperature-compensated db-linear digitally controlled variable gain amplifier with DC offset cancellation", *IEEE Transactions on Microwave Theory* and Techniques, Vol. 61, No. 7, (2013), 2648-2661.
- Kwon, J., Kim, K., Song, W. and Cho, G., "Wideband high dynamic range CMOS variable gain amplifier for low voltage and low power wireless applications", *Electronics letters*, Vol. 39, No. 10, (2003), 759-760.
- Lee, H.D., Lee, K.A. and Hong, S., "A wideband cmos variable gain amplifier with an exponential gain control", *IEEE Transactions on Microwave Theory and Techniques*, Vol. 55, No. 6, (2007), 1363-1373.
- 12. Razavi, B. "Design of analog CMOS integrated circuits", New York, McGraw-Hill, (2001).
- 13. Lee, T.H., "The design of CMOS radio-frequency integrated circuits, Cambridge university press, (2003).
- Elwan, H., Tekin, A. and Pedrotti, K., "A differential-ramp based 65 dB-linear vga technique in 65 nm cmos", *IEEE Journal of Solid-State Circuits*, Vol. 44, No. 9, (2009), 2503-2514.
- Yeh, H.-C., Aloui, S., Chiong, C.-C. and Wang, H., "A wide gain control range V-Band CMOS variable-gain amplifier with built-in linearizer", *IEEE Transactions on Microwave Theory* and Techniques, Vol. 61, No. 2, (2013), 902-913.
- Lou, S. and Luong, H.C., "A linearization technique for RF receiver front-end using second-order-intermodulation injection", *IEEE Journal of Solid-State Circuits*, Vol. 43, No. 11, (2008), 2404-2412.
- Zhang, H., Fan, X. and Sinencio, E.S., "A low-power, linearized, ultra-wideband LNA design technique", *IEEE Journal of Solid-State Circuits*, Vol. 44, No. 2, (2009), 320-330.
- Shedge, M.D., Itole, M.D., Gajare, M.M. and Wani, P., "Analysis and design of CMOS source followers and super source follower", ACEEE International Journal on Control System and Instrumentation, Vol. 4, No., (2013).
- Fan, X. and Chan, P.K., "Analysis and design of low-distortion CMOS source followers", *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 52, No. 8, (2005), 1489-1501.
- Chang, C.-P., Chien, W.-C., Su, C.-C., Wang, Y.-H. and Chen, J.-H., "Linearity improvement of cascode CMOS lna using a diode connected nmos transistor with a parallel RC circuit", *Progress In Electromagnetics Research C*, Vol. 17, (2010), 29-38.
- Razavi, B. and Behzad, R., "Rf microelectronics, Prentice Hall New Jersey, Vol. 2, (1998).

## Improving Linearity of CMOS Variable-gain Amplifier Using Third-order Intermodulation Cancellation Mechanism and Intermodulation Distortion Sinking Techniques

M. Asemani<sup>a</sup>, G. Ardeshir<sup>a</sup>, D. Razmjooei<sup>b</sup>

<sup>a</sup> Department of Electrical and Computer Engineering, Babol University of Technology, Babol, Iran <sup>b</sup>Department of Communications and Electronics, School of Electrical and Computer Engineering, Shiraz University, Shiraz, Iran

PAPER INFO

Paper history: Received 31 August 2016 Received in revised form 27 January 2017 Accepted 30 January 2017

Keywords: Variable-gain Amplifier Distortion Cancellation Linearity Improvement Third-order Input Intercept Point در این مقاله یک تقویت کنندهی بهره متغیر با خطسانی بهبود یافته در فناوری CMOS ۲/۱۸ میکرومتر ارائه شده است. بهبود خطسانی با ارائه یک شیوه ترکیبی جدید شامل تزریق مولفه مدولاسیون داخلی مرتبه دوم و جذب مولفه های مدولاسیون داخلی انجام گرفته است. سلول بهره در این تقویت کننده متشکل از یک طبقه تضعیف کننده ولتاژ با بهره متغیر و یک طبقه تقویت کننده کسکود تفاضلی با بهره ثابت می باشد. سازوکار کنترل پیوسته بهره در طبقه تضعیف کننده با تغییر ولتاژ گیت ترانزیستور n کانال ورودی صورت می پذیرد. در این مقاله، شیوه خطیسازی پیشنهادی جهت بهبود خطسانی مدار به تقویت کننده کسکود طبقه دوم اعمال شده است. حبت بررسی خطسانی و آزمون عملکرد مدار پیشنهادی، یک تحلیل غیرخطی بر اساس سری تیلور بر روی طبقه کسکود انجام گرفته است. نتایج حاصل از شبیه سازی این طرح نشان میدهد که پس از اعمال شیوه پیشنهادی به مدار، نقطه برخورد مرتبه سوم در ورودی تقویت کننده یهره متغیر به میزان ۱۸ دسیبل در بهره ولتاژ ۱۹ دسیبل بهبود یافته است. بهره ولتاژ تقویت کننده از ۲۵/۵ دسیبل با پهنای باند ۲۰۸ تا ۲۵ مگاهرتز بدست آمده است. دسیبل بهبود یافته است. بهره ولتاژ تقویت کننده از ۲۵/۵ دسیبل با پهنای باند ۲۰۸ تا ۲۵۸ مگاهرتز بدست آمده است. همچنین، توان مصرفی کل مدار در حدود ۲٫۵ تر ۹٫۵۲ میلی وات از منبع تغذیه ۱۸ ولتی می باشد. **do**: 10.5829/idosi.ije.2017.30.02b05

چکیدہ