

# International Journal of Engineering

Journal Homepage: www.ije.ir

# New Hybrid Cascaded Multilevel Inverter

#### M. Nandhini Gayathri\*, T. Ganimozhi

Department of EEE, SASTRA University, Thanjavur, India

#### PAPER INFO

ABSTRACT

Paper history: Received 14 March 2013 Received in revised form 24 April 2013 Accepted 16 May 2013

Keywords: Hybrid Cascaded THD Modified PWM This paper proposes a single-phase five-level inverter with a modified pulse width-modulated (PWM) control scheme. The modified pulse width-modulation technique is developed to reduce switching losses. Also, the proposed multilevel inverter can reduce the requirement of power switches compared to a conventional cascaded multilevel inverter. The modes of operation, control signals, and operating principle of the proposed inverter are analyzed. The inverter is capable of producing five levels of output-voltage ( $V_{s_0}$ ,  $V_s/2$ , 0,  $-V_{s_0}$ ,  $-V_{s/2}$ ) from the dc supply voltage. In particular, aspects of total harmonic distortion (THD) for the proposed multilevel converters are discussed. The hybrid cascaded H-Bridge inverter with very low switching losses is ideal for such operations. The behaviour of the inverter has been analyzed with the simulation and experimental results. In this paper a new five level inverter with reduced number of switches is proposed and MATLAB/SIMULINK results are presented.

doi: 10.5829/idosi.ije.2013.26.11b.13

## **1. INTRODUCTION**

The multilevel inverter has gained much attention in recent years due to its advantages in high power with low harmonic applications [1]. A multilevel converter is a power electronic system that synthesizes a desired output voltage from several levels of dc voltages as inputs that can be batteries, fuel cells, capacitors, etc. [2]. With an increasing number of dc voltage sources, the converter output voltage waveform approaches a nearly sinusoidal waveform while using a fundamental frequency-switching scheme. The primary advantage of multi level inverter is higher output quality, lower better harmonic component. electromagnetic compatibility, and lower switching losses. The most common topologies are the cascaded H-bridge inverter and its derivatives, the Diode-clamped multilevel inverter, and Flying Capacitor multilevel inverter [3]. The main advantage of common topologies is that the rating of the switching devices is highly reduced to the rating of each cell [4]. However, they have the drawback of the required large number of switching devices which equals 2(k-1) where k is the number of levels [5]. This number is quite high and may increase the circuit complexity, and reduce its reliability and efficiency. Multilevel voltage source inverters have unique structure which allows them to extent high voltages and to reduce individual device switching frequency without the use of transformers [6]. For highpower applications, multilevel inverter structures have the particular advantages of operation at high dc bus voltages, achieved using series connections of switching devices and a reduction in output voltage harmonics, achieved between multiple voltage levels [7]. Moreover, multilevel converters present several other advantages: Generate better output waveforms with a lower dv/dt than the standard converters (power quality) [8].

This paper proposes a new converter topology, presented as a block diagram in Figure 1. This topology includes an H-bridge stage with a bidirectional switch, drastically reducing the power circuit complexity [9]. The new converter topology shown in block diagram offers an important improvement in terms of lower component count and reduced layout complexity when compared with the five-level converters presented in the diode clamped and flying capacitor multilevel inverter [10]. Hybrid converters are converters that present semiconductor switching at different frequencies. Symmetrical converters are converters with symmetric

<sup>&</sup>lt;sup>\*</sup>Corresponding Author Email: <u>nandhini.gayathri@gmail.com</u> (M. Nandhini Gayathri)

dc sources [11]. The new topology achieves almost a 40% reduction in the number of main power switches required and uses no more diodes or capacitors.

## 2. CIRCUIT CONFIGURATION

The proposed cascaded multilevel inverter as shown in Figure 2 consists of a full-bridge inverter, capacitor voltage divider, an auxiliary circuit comprising four diodes and one IGBT. The inverter produces output voltage in five levels: zero,  $0.5V_s$ ,  $V_s$ ,  $-0.5V_s$  and  $-V_s$ . In this circuit configuration the two capacitors in the capacitive voltage divider are connected directly across the dc bus, the dynamic voltage balance between the two capacitors is automatically restored.

**2.1. Modes of Operation** Figure 2 shows the complete power circuit used in the five-level inverter. The H-bridge is formed by the four main power devices, namely Disp1 to Disp4, capacitor voltage divider provides a half of the supply voltage, at node A, formed by C1 and C2. The bidirectional switch formed by the controlled switch Disp5 and the four diodes, D5 to D8, which connects to node A. A resistive load and the same output waveform were considered in all the cases. The required five voltage output levels 0,  $V_s/2$ ,  $V_s$ ,  $-V_s/2$ ,  $-V_s$  are generated as follows:



Figure 1. Block diagram of New Topology



Figure 2. Proposed five level H-bridge Inverter



Figure 3. Switching combination required to generate output voltage level Zero



Figure 4. Switching combination required to generate output voltage level  $V_{\rm s}/2$ 

**MODE 1.** When the two main switches Disp3 and Disp4 are ON, it short-circuits the load. All other controlled switches are OFF; the voltage applied to the load terminals is zero. Figure 5 shows the current paths that are active at this stage.

$$y_{out} = 0 \qquad ; 0 < t < \pi/6 ; 5\pi/_6 < t < 7\pi/6 ; 11\pi/_6 < t < 2\pi$$

**MODE 2.** When the auxiliary switch, Disp5 is ON, it connects the positive terminal of load to node A, through diodes D5 and D8, and when the main switch Disp4 is ON, it connects the negative terminal of load to ground. All other controlled switches are OFF; the voltage applied to the load terminals is  $V_s/2$ . Figure 4 shows the current paths that are active at this stage.

$$V_{out} = \frac{V_s}{2}$$
;  $\frac{\pi}{6} < t < \pi/3$ ;  $\frac{2\pi}{3} < t < 5\pi/6$ 

**MODE 3.** When the main switch Disp1 is ON, it connects the positive terminal of load to  $V_s$ , and when Disp4 is ON, it connects the negative terminal of load to

ground. All other controlled switches are OFF; then the voltage applied to the load terminals is V<sub>S</sub>. Figure 3 shows the current paths that are active at this stage.  $V_{out} = V_s$ ;  $\frac{\pi}{3} < t < 2\pi/3$ 

**MODE 4:** When the auxiliary switch, Disp5 is ON, it connects the positive terminal of load to node A, through diodes D6 and D7, and when the main switch Disp2 is ON, it connects the negative terminal of load to  $V_s/2$ . All other controlled switches are OFF; the voltage applied to the load terminals is  $-V_s/2$ . Figure 6 shows the current paths that are active at this stage.

$$; \ \ ^{\pi}/_{6} < t < \frac{8\pi}{6}$$
$$V_{out} = \frac{-V_{s}}{2} \qquad ; \ \ ^{5\pi}/_{3} < t < \frac{11\pi}{6}$$

**MODE 5.** When the main switch Disp2 is ON, it connects the negative terminal of load to  $V_s$ , and when Disp3 is ON, it connects positive terminal of load to ground. All other controlled switches are OFF; the voltage applied to the load terminals is  $-V_s$ . Figure 7 shows the current paths that are active at this stage.

$$V_{out} = -V_s$$
;  $8\pi/_6 < t < 5\pi/_3$ 

| <b>TABLE 1.</b> Switching table |        |        |        |        |                    |  |  |  |
|---------------------------------|--------|--------|--------|--------|--------------------|--|--|--|
| Disp 1                          | Disp 2 | Disp 3 | Disp 4 | Disp 5 | Vout               |  |  |  |
| On                              | Off    | Off    | On     | Off    | $V_s$              |  |  |  |
| Off                             | Off    | Off    | On     | On     | $V_s/2$            |  |  |  |
| Off                             | Off    | On     | On     | Off    | 0                  |  |  |  |
| Off                             | On     | Off    | Off    | On     | -V <sub>s</sub> /2 |  |  |  |
| 0                               | Off    | Off    | On     | Off    | V                  |  |  |  |



Figure 5. Switching combination required to generate output voltage level  $V_s$ 



Figure 6. Switching combination required to generate output voltage level  $-V_s/2$ 



Figure 7. Switching combination required to generate output voltage level  $\mbox{-}V_{s}$ 



Figure 8. Linear characteristics of IGBT

#### **3. SWITCHING LOSS CALCULATIONS**

Consider a MOSFET switch connected across a dc voltage of value  $V_{dc}$ . During on time, the current through switch is  $I_{dc}$ . The figure shows the waveforms of the voltage and current through switch when it is operated at a switching frequency of  $F_s=1/T_s$ , where  $T_s$  is the switching period. In the figure,  $v_M$ ,  $i_M$  are the

voltage across and the current through the MOSFET [12].

Switching losses can be calculated from the turn on and turn off characteristics of the switch. Instantaneous voltage and current during on time  $t_{c(on)}$  are:

$$v(t) = V_{dc} - (V_{dc} - V_{on}) * (t/t_{c(on)})$$
(1)

$$i(t) = I_{dc} * (t/t_{c(on)})$$
 (2)

where,

v(t), i(t)instantaneous voltage and current $V_{dc}$ voltage across switch when turned off $V_{on}$ voltage across switch when turned onttime in sec $t_{c(on)}$ turn-on cross over interval $I_{dc}$ current through switch when turned onT\_ssampling time in secInstantaneous power during the interval tractories

Instantaneous power during the interval  $t_{c(on)}$  is:

$$p(t) = v(t) * i(t)$$
  
=  $\left\{ V_{dc} * I_{dc} * \left(\frac{t}{t_{c(on)}}\right) \right\} - (V_{dc} - V_{on}) * \left(\frac{t^2}{t_{c(on)}^2}\right)$  (3)

Energy dissipated during this interval is  $t_{c(on)}$ 

$$E_{c,on} = \int_{0}^{t_{c(on)}} \left\{ V_{dc} * I_{dc} * \left(\frac{t}{t_{c(on)}}\right) \right\} - (V_{dc} - V_{on}) * \left(\frac{t^{2}}{t_{c(on)}^{2}}\right) = (V_{dc} * I_{dc} * t_{c(on)})/6 - (V_{on} * I_{dc} * t_{c(on)})/3$$
(4)

During turn off transition, of  $t_{c(off)}$ , the current falls from  $I_{dc}$  to zero and the  $V_{on}$  increases linearly to  $V_{dc}$ . The instantaneous voltage and current during this period are:

$$v(t) = V_{on} + (V_{dc} - V_{on})/t_{c(off)}$$
 (5)

$$i(t) = I_{dc} - I_{dc} / t_{c(off)}$$
(6)

where,

 $t_{c(off)}$  turn off cross over interval

T The instantaneous power dissipated during the interval is  $t_{c(off)}$ 

$$p(t) = v(t) * i(t) = V_{on} * I_{dc} + (V_{dc} - V_{on}) * I_{dc} *$$

$$\left(\frac{t}{t_{c(off)}}\right) - V_{on} * I_{dc} * \left(\frac{t}{t_{c(off)}}\right) - (V_{dc} - V_{on}) * I_{dc} *$$

$$\left(\frac{t^2}{t_{c(off)}^2}\right)$$

$$(7)$$

The average switching loss  $P_{sw}$  in the switch is:

$$P_{sw} = \left(\frac{1}{6}\right) * V_{dc} * I_{dc} * \frac{t_{c(on)} + t_{c(off)}}{T_s} + \left(\frac{1}{3}\right) * V_{on} * I_{dc} *$$

$$\left\{t_{c(on)} + t_{c(off)}\right\} / T_s$$
(8)

### **4. PROPOSED PWM TECHNIQUE**

Figure 9 shows the relationship between the sinusoidal reference signal and the triangular carrier signal which is used to create the PWM signal. The output of the

PWM signal is either 1, when  $V_{ctrl} > V_{tri}$  or 0, when  $V_{ctrl} < V_{tri}$ , and the PWM signal width can be written as Equation (9)

$$T_{Pwm} = A_{ctrl}. T_{tri} \quad ; 0 \le A_{ctrl} \le 1$$
(9)

where,

T<sub>PWM</sub> Width of the PWM signal

A <sub>ctrl</sub> Height of the control signal

T<sub>tri</sub> Period of the triangular signal

V ctrl Output voltage of the control signal

V<sub>tri</sub> Output voltage of the triangular signal

Modulated signal is created as per Equations (11) and (12), and amplitude modulation index  $m_a$  can be found in the Equation (13).

$$f(t) = m_a \sin(\omega t) \tag{10}$$

$$A_1 = 1; f(t) \ge 0 \tag{11}$$

0; f(t) < 0

$$A_{2} = 1; |f(t)| \ge \frac{1}{2}$$
(12)  
0; |f(t) <  $\frac{1}{2}$ 

$$m_{a} = V_{ctrl} / V_{tri}$$
(13)

The hybrid multilevel inverter consists of one full Hbridge and bidirectional switch. The one leg of full Hbridge operates at square wave mode and remaining switches operate at PWM mode. The modulated signals PWM, A2, and A1 as shown in Figure 13 are the parameters used in digital process to generate the control signals as shown in Table 2.



**Figure 9.** The relationship between the reference signal and the carrier signal



Figure 10. Modulated signal generation of PWM



Figure 11. Modulated Signal generation of A1



Figure 12. Modulated signal generation of A2



Figure 13. Modulated Signals



Figure 14. Simulink model of proposed multilevel inverter

| <b>Electronic Switch Devices</b> | Digital Process                                        |
|----------------------------------|--------------------------------------------------------|
| S1                               | $PWM\bullet((A2\bullet A1)+(\overline{A2\bullet A1}))$ |
| S2                               | Al                                                     |
| S3                               | $PWM\bullet\overline{((A2\bullet A1)+(A2\bullet A1))}$ |
| S4                               | A1                                                     |
| 85                               | PWM                                                    |

## **5. SIMULATION RESULTS**

The control signals are generated and the output voltage evaluated by using the MATLAB/SIMULINK platform. Output voltage can be controlled using the modulation index and output frequency controlled by adjusting the frequency. The simulation results of the proposed hybrid multilevel inverter are illustrated in Figure 17. The simulation results based on switching losses analysis are also performed for the proposed hybrid multilevel inverter as shown in Figure 14.



Figure 16. Balancing Capacitor Voltage of C2



Figure 17. Output voltage of proposed multilevel inverter



Figure 18. THD Analysis of Proposed multilevel inverter

**TABLE 3.** Simulation parameters for new hybrid cascaded multilevel inverter

| Input voltage              | 100V     |  |  |
|----------------------------|----------|--|--|
| Frequency of the carrier   | 12,000Hz |  |  |
| Dc bus utilisation voltage | 93.01V   |  |  |
| Modulation index           | 0.75     |  |  |

**TABLE 4.** Comparison between different topologies

|                         | Diode<br>clamped | Flying capacitor | Cascaded<br>H-bridge | New<br>hybrid<br>cascaded |
|-------------------------|------------------|------------------|----------------------|---------------------------|
| No. of<br>switches      | 8                | 8                | 8                    | 5                         |
| No. dc<br>supply        | 1                | 1                | 2                    | 1                         |
| Main<br>diodes          | 8                | 8                | 8                    | 5                         |
| Clamping<br>diodes      | 12               | 0                | 0                    | 0                         |
| Dc bus<br>capacitors    | 4                | 4                | 2                    | 2                         |
| Balancing<br>capacitors | 0                | 0                | 6                    | 0                         |

Table 4 shows the comparison between different topologies for a five level multilevel inverter based on requirement of main switches, dc supply, main diodes, clamping diodes, balancing capacitors, and DC bus capacitors.

# **6. EXPERIMENTAL RESULTS**

The block diagram shown in Figure 19 explains the hardware which consists of power supply, DC source, Microcontroller, Driver circuit and the power switches. To experimentally validate the new hybrid cascaded MLI using the proposed modulation technique, a prototype of five-level inverter has been built using

IRF460 MOSFET for the full bridge inverter and power diode for the auxiliary switch as shown in Figure 20. The gating signals are generated using PIC16F877A microcontroller which is shown in Figures 21- 24. The output voltage for the five level is shown in Figure 25.



Figure 19. Block Diagram Representation



Figure 20. Hardware Implementation



Figure 21. Gate pulse for the switch 1



Figure 22. Gate pulse for the switch 2 and switch 4



Figure 23. Gate pulse for the switch 3



Figure 24. Gate pulse for the switch 5



Figure 25. Output voltage of five level inverter

#### 7. CONCLUSION

In conclusion, a single-phase five-level inverter with a modified pulse width-modulated (PWM) control scheme has been developed. The proposed multilevel inverter can reduce the requirement of power switches compared to a conventional cascaded multilevel inverter. The modes of operation, control signals, and operating principle of the proposed inverter were analyzed. The inverter is capable of producing five levels of output-voltage ( $V_s$ ,  $V_s/2$ , 0,  $-V_s$ ,  $-V_s/2$ ) from the dc supply voltage. Aspects of total harmonic distortion (THD) for the proposed multilevel converters have been discussed. The behaviour of the inverter has been analyzed with the simulation results and experimental results.

### 8. REFERENCES

- 1. Rashid, M. H., "Power electronics: Circuits, devices, and applications", Pearson Education India, (2003).
- Chen, A. and He, X., "Research on hybrid-clamped multilevelinverter topologies", *Industrial Electronics, IEEE Transactions* on, Vol. 53, No. 6, (2006), 1898-1907.
- Choi, N. S., Cho, J. G. and Cho, G. H., "A general circuit topology of multilevel inverter", in Power Electronics Specialists Conference, PESC'91 Record., 22nd Annual IEEE, (1991), 96-103.
- Murugesan, M., Sivaranjani, S., Asokkumar, G. and Sivakumar, R., "Seven level modified cascaded inverter for induction motor drive applications", *Journal of Information Engineering and Applications*, Vol. 1, No. 1, (2011), 63-45.
- Tolbert, L. M., Peng, F. Z. and Habetler, T. G., "Multilevel converters for large electric drives", *Industry Applications, IEEE Transactions on*, Vol. 35, No. 1, (1999), 36-44.
- Manjrekar, M. D., Steimer, P. K. and Lipo, T. A., "Hybrid multilevel power conversion system: A competitive solution for high-power applications", *Industry Applications, IEEE Transactions on*, Vol. 36, No. 3, (2000), 834-841.
- Khomfoi, S. and Tolbert, L. M., "Multilevel power converters", *Power Electronics Handbook*, (2007), 451-482.
- Ceglia, G., Guzman, V., Sanchez, C., Ibanez, F., Walter, J., and Gimenez, M. I., "A new simplified multilevel inverter topology for DC-AC conversion", *Power Electronics, IEEE Transactions on*, Vol. 21, No. 5, (2006), 1311-1319.
- Khomfoi, S. and Aimsaard, C., "A 5-level cascaded hybrid multilevel inverter for interfacing with renewable energy resources", in Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology, ECTI-CON 6th International Conference on, IEEE. Vol. 1, (2009), 284-287.
- Ruiz-Caballero, D. A., Ramos-Astudillo, R. M., Mussa, S. A. and Heldwein, M. L., "Symmetrical hybrid multilevel dc-ac converters with reduced number of insulated dc supplies", *Industrial Electronics, IEEE Transactions on*, Vol. 57, No. 7, (2010), 2307-2314.
- Sujitha, N., Kumar, S. S. and M.Sasikumar, "Simulation analysis of hybrid alternative phase apposition disposition pwm scheme for cascaded multilevel inverters", *International Journal of Scientific & Engineering Research*, Vol. 3, No., (2012), 1219-1223.
- Perumal, R. P., Sultana, W. R. and Sahoo, S. K., "Minimization of switching losses for diode clamped multilevel inverter", *International Journal of Computer Applications*, Vol. 44, No. 11, (2012), 6-11.

# New Hybrid Cascaded Multilevel Inverter

### M. Nandhini Gayathri, T. Ganimozhi

Department of EEE, SASTRA University, Thanjavur, India

#### PAPER INFO

Paper history: Received 14 March 2013 Received in revised form 24 April 2013 Accepted 16 May 2013

*Keywords*: Hybrid Cascaded THD Modified PWM در این مقاله یک اینورتر پنج سطحی تک فاز با طرح کنترل مدوله شدهی پهنای پالس اصلاح شده (PWM) پیشنهاد شده است. روش مدولاسیون پهنای پالس اصلاح داده شده برای کاهش تلفات سوئیچینگ است. همچنین، اینورتر چند سطحی ارائه شده می تواند نیاز به سوئیچ های قدرت در مقایسه با اینورتر چند سطحی آبشاری متعارف را کاهش دهد. حالتهای کار، سیگنالهای کنترل، و مبنای عمل اینورتر پیشنهادی تحلیل شده است. اینورتر قادر به تولید پنج سطح ولتاژ های خروجی (2/2 – 8, – 2/2 , 0, – 8) از منبع تغذیهی ولتاژ مستقیم است. جنبههای واپیچش هارمونیکی کل (THD) برای مبدلهای چند سطحی پیشنهادی به طور خاص مورد بحث قرار گرفته است. اینورتر ترکیبی آبشاری و H– پل با تلفات سوئیچینگ بسیار کم برای چنین عملیاتی ایده آل است. رفتار اینورتر با شبیه سازی و نتایج تجربی تحلیل شده است. در این مقاله اینورتر پنج سطحی جدید با تعداد سوئیچهای کاهشیافته به همراه نتایج MATLAB / SIMULINK

چکيده

doi: 10.5829/idosi.ije.2013.26.11b.13