# DYNAMIC COMPENSATION OF ELECTRICAL POWER SYSTEMS USING MULTILEVEL VOLTAGE SOURCE INVERTER S. H. Hosseini and M. T. Haque Department of Electrical Engineering, University of Tabriz Tabriz, Iran, hosseini@tabriz.ac.ir - tarafdar@tabriz.ac.ir #### R. M. Mathur Department of Electrical and Computer Engineering, University of Western Ontario London, N6A 5B9, Canada (Recived: March 8, 1998 - Accepted in Final Form: May 29, 2001) **Abstract** A New Static Var Generator (SVG), using cascaded full-bridge inverters (FBI) with binary output levels and the parallel connections of two cascaded inverters by means of current sharing reactor in each phases is introduced. The new M-level inverter, where M is $2^{n+2}$ - 3, consists of only 2n single-phase full bridges for each phases. The proposed technique not only increases the current capacity of proposed SVG but also decreases the output harmonic contents. Also, it can be connected directly to the distribution system without a transformer. Simulation results, based on the PSCAD/EMTDC, a high performance electromagnetic transient simulation program, are used to illustrate the flexibility of control action and also the performance of the proposed SVG in a power system environment. KeyWords Multi-Level VSI, Parallel Connection of VSIs, Harmonic Elimination, SVG ### INTRODUCTION Modern high-tech industry needs reliable and high quality power supply. Undesirable supply quality can lead to an inadequate quality of products, interruption of important industrial precesses and therefore to economic losses. In addition, offices and consumers expect high supply quality to safe guard their equipment, which is sensitive to power quality. To minimize voltage fluctuations and imbalances, reactive power compensation is now widely used. It is also used to increase the power transmission capacity of ac lines. Fast and optimally controlled reactive power compensators improve the transient and small-signal stability of an inter-connected system as well as avoid voltage instability [1]. Fast control of reactive power compensators is made possible by the availability of semi-conductor switching devices. As new gate turn off devices have become energy efficient and available in larger power ratings, a new generation of Static Var Generators (SVG), Static Compensators (STATCOM), and Unified Power Flow Controllers (UPFC) are emerging in the market place [2,3,4]. SVGs, based on voltage source inverters employing gate-turn-off (GTO) thyristors, are showing promise of improving power factor and stabilizing transmission systems. An SVG can adjust the amplitude of the ac voltage, by means of pulse-width modulation (PWM) of the inverter or by controlling the dc bus voltage, thus injecting either a leading or lagging reactive power. A pulse-width-modulated SVG, in which the dc voltage is maintained constant, can respond rapidly to changing reactive power demand at the expense of increasing the switching and snubbing losses. Due to the rating restriction of the inverter switching devices, it is difficult to apply SVGs, using two or three-level inverters for high voltage and high power applications. To overcome this disadvantage, SVG systems using multilevel inverters have attracted tremendous intereset. The general structure of a multilevel inverter is to synthesize a sinusoidal voltage form several levels of voltages, typically obtained from capacitor voltages sources. As the number of levels increases, the synthesized staircase wave approaches the sinusoidal wave resulting in reduced harmonic distortion. The goal here is to minimize the harmonic distortion in the system, but at the same time the inverter scheme should be simple and compact. The different multilevel VSI schemes studied and tested so far include diode-clamp, flying-capacitor and cascaded separate dc source inverters [5,6]. To achieve a better waveform and also higher power ratings, in this paper, full-brige inverter units with binary output levels and the parallel connections of two cascaded inverters using a current sharing reactor in each phases is proposed. The new M-level inverter, where M is $2^{n+2}$ -3, consists of only 2n single-phase full bridges for each phase, e.g. with nÂ2, this inverter can generate almost sinusoidal voltage waveform with the least component count while retaining functional modularity. The switching timing angles are varied to control the fundamental output voltage and also to minimize waveform distortion, and are stored in the switching pattern table. This new multilevel inverter eliminates excessively large number of bulky transformers required by conventional multi-pulse inverters. It is suitable for flexible ac transmission systems (FACTS) applications including static var generation, power-line conditioning, series compensation, phase shifter, and voltage balancing because each dc capacitor voltage can be self-maintained and independently controlled without additional dc sources. To illustrate the capabilities of proposed SVG for reactive power compensation, the detailed three phase transient simulation in 13.8 kV distribution system is carried out using PSCAD/EMTDC simulation program [7] for different operating conditions. This new converter topology can be easily adapted not only to reduce the dynamic distortion of power systems but also for other applications such as fuel cell and photovoltaic utility interface systems where the sources are originally isolated dc sources. Another possible application of this new converter is for adjustable speed drives requiring high efficiency, which may not be achievable with PWM techniques. # PROPOSED STATIC SYNCHRONOUS COMPENSATOR The SVG for power system applications can be implemented by various, static switching converters, using semiconductor switching devices of suitable rating and characteristics. The synchronous SVG proposed in this paper is analogous to an ideal electromagnetic generator, it can produce a set of three alternating (almost sinusoidal) voltages at the desired fundamental frequency with controllable amplitude and phase angle. It can gernerate or absorb, reactive power when tied to an electric power system to function like a synchronous compensator without using any dc sources. It will be able also to exchange the active power Figure 1. Proposed simple binary multilevel voltage. between the ac system and a dc electric energy source storage, in other words with isolated dc sources in dc side of FBIs it is possible to use it also as a unified power flow controller (UPFC). **A. Structure and Principle of Operation of a Simple BMVSI** Figure 1 shows the single-phase configuration of the proposed BMVSI. It consists of 3 Full-bridge inverter (FBI) units connected in cascade to generate a $2^{3+1}-1=15$ step output voltage over half fundamental cycle. Each FBI has its own dc source i.e. $V_{dc}$ , $2V_{dc}$ and $4V_{dc}$ this new BMVSI does not require any transformers, clamping diodes, or flying capacitors and its advantage is that by using only 3 FBI units in each phases a 15-level approximately sinusoidal and fully **Figure 2.** Generated waveforms by single-phase source inverter (BMVSI) topology. BMVSI in its ac side. controllable output voltage is achieved [8]. Figure 2 shows waveforms generated by each FBI and also the output voltage $u_1$ . It is the sum of 3 inverter unit output voltages, i.e. $u_{b1}$ , $u_{b2}$ and $u_{b3}$ : $$u_1 = u_{b1} + u_{b2} + u_{b3} \tag{1}$$ Each FBI unit generates three-level output, e.g. FBI- 1 generates+ $V_{dc}$ , 0 and - $V_{dc}$ which is made possible by connecting the dc-source sequentially to the ac side via the switching devices $s_1$ , $s_2$ , $s_3$ and $s_4$ . The diodes and GTOs form a switching group which is bi-directional in current and uni-directional in voltage. Table 1 lists 15 levels of the output voltages and their corresponding switch states for single-phase configuration of Figure 1 over one half fundamental cycle. State condition 0 means that the switch is off and 1 means that the switch is on. As seen in this Table the total number of switchings of FBI-1, FBI-2 and FBI-3 for each half cycle is 4, 2 and only 1 respectively. The waveform of u<sub>1</sub>, illustrated in Figure 2 contains odd harmonics of the fundamental waveform i.e.: TABLE 1. Fifteen Levels of the Output Voltage and Their Corresponding Switch States for Single-phase Configuration of BMVSI Over an Half Fundamental Cycle. | $n_1 =$ | Switch states | | | | | | | | | | | | |-------------------|----------------|----------------|------------|----|----------------|----------------|----|------------|------------|-----------------|-----------------|-----------------| | | s <sub>1</sub> | S <sub>2</sub> | <b>S</b> 3 | S4 | S <sub>5</sub> | S <sub>6</sub> | S7 | <b>S</b> 8 | <b>S</b> 9 | S <sub>10</sub> | S <sub>11</sub> | S <sub>12</sub> | | $7V_{dc}$ | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | 6V <sub>dc</sub> | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | $5V_{dc}$ | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | 4V <sub>dc</sub> | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | $3V_{dc}$ | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | $2V_{dc}$ | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | V <sub>dc</sub> | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | -V <sub>dc</sub> | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | -2V <sub>dc</sub> | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | $-3V_{dc}$ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | -4V <sub>dc</sub> | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | -5V <sub>dc</sub> | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | -6V <sub>dc</sub> | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | -7V <sub>dc</sub> | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | $$\begin{array}{lll} u_1 = \overset{\tilde{\xi}}{\xi} \, V_{2k-1} \, \, \text{Sin} \, \left[ (2k\text{-}1) \, \text{wt} \right] & (2) \\ \text{where} \, V_{2k-1} \, \text{is the amplitude of (2k-1)th output} \\ \text{harmonic} \, \, (k=1,2,3,...) : \end{array}$$ $$V_{2k-1} = \frac{4}{(2k-1)p} \int_{i-1}^{N} V_{dc} \cos [(2k-1)q_i]$$ (3) with N= $2^n$ -1, in a 15-level BMVSI, n= 3 and N= 7. The switching timing angles $q_i$ (i=1,2,3,...,7) for this 15-level BMVSI, are to be calculated off-line to eliminate some lower order harmonics for a given modulation index (MI), which is defined as $\frac{V_1}{V_{1max}}$ , where $V_1$ is the amplitude of the fundamental component of the BMVSI output phase voltage: $$V_1 = \frac{4}{p} \int_{i=1}^{7} V_{dc} \cos (q_i)$$ (4) TABLE 2. The Switching Timing Angle Control of BMVSIfor Different Values of MI = $V_1/V_{1max}$ | MI = | Switching angles | | | | | | | | | | | |-------|------------------|-------|----------------|----------------|----------------|------------|------------|--|--|--|--| | | q <sub>1</sub> | $q_2$ | q <sub>3</sub> | q <sub>4</sub> | q <sub>5</sub> | <b>q</b> 6 | <b>q</b> 7 | | | | | | 0.510 | 25.88 | 40.55 | 48.86 | 56.12 | 65.06 | 74.15 | 89.08 | | | | | | 0.550 | 20.23 | 33.81 | 47.46 | 54.7 | 62.22 | 70.19 | 89.26 | | | | | | 0.600 | 14.29 | 33.54 | 39.02 | 52.35 | 66.71 | 58.82 | 84.47 | | | | | | 0.680 | 16.10 | 23.72 | 35.19 | 50.34 | 54.22 | 62.67 | 67.40 | | | | | | 0.700 | 13.51 | 22.02 | 31.56 | 45.25 | 57.06 | 58.47 | 67.81 | | | | | | 0.730 | 9.54 | 20.07 | 26.70 | 39.37 | 52.34 | 58.38 | 67.49 | | | | | | 0.750 | 6.84 | 18.28 | 24.46 | 35.58 | 48.50 | 56.97 | 67.89 | | | | | | 0.770 | 3.37 | 15.55 | 23.12 | 32.06 | 44.56 | 53.64 | 69.16 | | | | | | 0.800 | 7.22 | 13.07 | 20.85 | 27.75 | 39.13 | 54.53 | 62.72 | | | | | | 0.810 | 5.42 | 13.32 | 19.31 | 27.05 | 37.09 | 51.92 | 63.09 | | | | | $V_{1max}$ is the maximum obtainable amplitude i.e. the amplitude of the phase voltage when all switching angles $q_i$ are equal to zero, from Equation 4 it becomes: $V_{1max} = \frac{4}{p} (7V_{dc}) = 8.9127V_{dc}$ . The angles q<sub>i</sub> can be varied to control the fundamental output voltage of the BNVSI, and also minimize the distortion, for 15 level VSI in three-phase system 5th, 7th, 11th, 13th, 17th and 19th output voltage harmonics can be chosen. The switching timing angles q<sub>i</sub> (i=1,2,...7) are calculated to eliminate above mentioned harmonics for different values of MI, and stored in a switching pattern table as shown for some vlues of MI in Table 2. **B. Structure and Principle of Operation of Parrallel BMVSI** Figure 3 shows the single-phase configuration of the proposed parallel connection of two binary multi-level VSI (BMVSI) by means of a current sharing reactor L. Each BMVSI consist of n FBI units connected in cascade to generate a $2^{n+1}$ - 1 step output voltage over half fundamental cycle [9], e.g. in this figure n=2 and therefore the output Figure 3. Proposed binary multilevel voltage source inverter (BMVSI) topolagy. voltage of each BMVSI has $2^{2+1}-1=7$ step output voltage over half fundamental cycle. By means of this configuration the output voltage of phasee A, i.e. e<sub>A</sub> and its current, i.e. i<sub>A</sub> become respectively: $$e_{A} = \frac{e_{a1} + e_{a2}}{2} \tag{5}$$ $$i_A = i_{a1} + i_{a2}$$ (6) where $e_{a1}$ , $e_{a2}$ , $i_{a1}$ and $i_{a2}$ are respectively the output voltages and currents of each BMVSI in phases A. ea1 and ea2 are the sum of corresponding cascaded n FBI unit output voltages, i.e.: $$e_{al} = \int_{k=1}^{n} V_{1bk}$$ (7) $$e_{a2} = \sum_{k=1}^{n} V_{2bk}$$ (8) $e_{a2} = \mathop{S}\limits_{k=1}^{n} V_{2bk}$ where $V_{1bk}$ and $V_{2bk}$ are output voltages of FBIs and depending switching strategy of FBIs, their values in general case will be $+ 2^{k-1} V_{dc}$ , 0, $-2^{k-1}$ V<sub>dc</sub> and for Figure 3 as n=2: + V<sub>dc</sub>, 0, + $V_{dc}$ or + $2V_{dc}$ , 0, - $2V_{dc}$ . By appropriately turning on and off of different switching devices as illustrated in Figure 4(c) and Figure 4(f) eal and e<sub>a2</sub> become 7 step output voltages, therefore from Equation 5, $e_A$ becomes $2(2^3-1)$ -1 = 13 steps output voltage as it is seen in Figure 4(g) along with its fundamental component (in general case eA is $2(2^{n+1}-1)-1=2^{n+2}-3$ steps output voltage). With reference to Figure 3, the current sharing reactor consists of two magnetically 0.5 mH coupled inductors that equalize the instantaneous currents $i_{a1}$ and $i_{a2}$ [9]. e.g. if the current i<sub>a1</sub> tends to increase over the current i<sub>a2</sub>, a counter emf is induced in proportion to the Figure 4. Typical output wave forms for proposed configuration of SVG: (a)-The voltage $V_{1b1}$ . (b)-The voltage $V_{1b2}$ . (c)-The voltage $e_{a1}$ . (d)-The voltage $V_{2b1}$ . (e)-The voltage $V_{2b2}$ . (f)-The voltage $e_{a2}$ . (g)-The voltage $e_{A}$ and its fundamental component. (h)-The voltage across the current sharing inductor L. unbalanced current which makes current $i_{a1}$ decrease and $i_{a2}$ increase. At the time when current $i_{a1}$ and $i_{a2}$ are balanced, no emf in the windings of the reactor is generated. Therefore, each side of the reactor carries half of the line current of the SVG. Figure 4(h) shows the voltage across the pole terminals of the sharing inductor L. Table 3 lists 13 levels of the output voltages $e_A$ and their corresponding switch states for single-phase configuration of Figure 3 over one half fundamental cycle. The waveform of $e_A$ , illustrated in Figure 4(g) contains odd harmonics of the fundamental waveform i.e.: $$e_A = \sum_{k=1}^{E} E_{2k-1} \sin [(2k-1) wt]$$ (9) where $E_{2k-1}$ is the amplitude of (2k-1)th output harmonic (k =1, 2, 3, ...): $$E_{2k-1} = \frac{2V_{dc}}{(2k-1)p} \sum_{i=1}^{N} \cos[(2k-1)q_i]$$ (10) with $N=2^{n+1}-2$ , in a 13-level SVG, n=2 and N=6. The switching timing angles $q_i$ (i=1,2,..., 6) for this 13-level SVG, are to be calculated off-line to eliminate some lower order harmonics i.e. N-1 non-triple odd harmonics of order $6m \times 1$ for a given modulation index MI TABLE 3. Thirteen Levels of the Output Voltage and their Corresponding Switch States for Single-Phase Configuration of SVG Over a Half Fundamental Cycle. | Phase-A | $e_A = \frac{e_{a1} + e_{a2}}{2} = \frac{1}{2} kV_{dc}$ | | | | | | | | | | | | | |-----------------------|---------------------------------------------------------|---|---|---|---|---|---|----|----|----|----|----|----| | k | 6 | 5 | 4 | 3 | 2 | 1 | 0 | -1 | -2 | -3 | -4 | -5 | -6 | | $S_1$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | $S_2$ | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | $S_3$ | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S <sub>4</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | $S_5$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | $S_6$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | <b>S</b> <sub>7</sub> | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S <sub>8</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | <b>S</b> 9 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | S <sub>10</sub> | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | S <sub>11</sub> | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S <sub>12</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | S <sub>13</sub> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | S <sub>14</sub> | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | S <sub>15</sub> | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S <sub>16</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | = $\frac{E_1}{E_{1max}}$ , where $E_1$ is the amplitude of the fundamental component of the SVG output phase voltage: $$E_1 = \frac{2V_{dc}}{p} \int_{i=1}^{6} \cos(q_i)$$ (11) $E_{1max}$ is the maximum obtainable amplitude i.e. the amplitude of the phase voltage when all switching angles $q_i$ are equal to zero, from Equation 11 it becomes: $$E_{1max} = \frac{12}{p} V_{dc}$$ . The angles $q_i$ can be varied to control the fundamental output voltage of the SVG, and also minimize the distortion. For 13 level in three-phase system 5th, 7th, 11th, 13th, 17th output voltage harmonics can be chosen. To generate required reactive power from SVG, modulation index MI is varied and switching timing angles $q_i$ (i = 1, 2, ..., 6) are calculated for each MI value. Due to nonlinear and transcendental characteristics, for each given MI, Equation 10 has to be numerically solved for switching angles qi and great attention must be paid to the initial values of qi using Newton-Raphson numerical technique. Using suitable inital conditions the solution for above mentioned equations for possible modulation index varying from 0.515 to 0.851 in steps of 0.001 are obtained and the results are illustrated in Figure 5. It is seen in this figure that for some values of MI instead of harmonic elimination only harmonic minimization is possible, i.e. MI = 0.63 and 0.76. When MI= 0.851 the SVG generates rated capacitive reactive power and when MI = 0.515 it absorbs rated inductive power. From Figure 5 it is seen that switching angles q<sub>i</sub> are minimume for $MI = MI_{max}$ , therefore these $q_i$ are used to calculate capacitance values. The SVG current $i_A$ either leads or lags the phase voltage $e_A$ by $\frac{p}{2}$ , therefore the average charge to each dc capacitor over every half cycle is equal to zero and because of this symmetric charge flow, voltages on all the dc capacitors remain theoritcally balanced. However, because of the power losses in the SVG, capacitor voltages drift away from their set levels. In case of the BMVSI in Figure 3, the set voltage levels are $V_{dc}$ and $2V_{dc}$ . In principle, the charge and hence the voltage across each capacitor is maintained by prolonging or shortening the current flow through it. This is achieved by shifting the switching patterns. The direction of phase shift depends upon whether the inverter is producing leading vars or absorbing lagging vars. ## MODELINGAND SIMULATIONRESULTS Figure 6 shows the star connection of the three-phase structure of the proposed cascade **Figure 5.** Variations of $Q_i$ (i = 1, 2, ..., 6) as a function of MI. BMVSI seen in Figure 1. This configuration is used for the test system to illustrate three-phase simulation results. The three-phase, 15-level VSI of Figure 6 is connected via a coupling transformer to an ac system as shown in Figure 7. For example, consider the total impedance on the ac side of 13.8kV to be 20% with 100MVA short circuit level, the dc side is rated with $V_{dc}=1.732kV$ , i.e. 1.732, 3.464 and 6.928kV to support 3 FBIs in each phases. Using the switching pattern shown in Table 2 with MI= 0.73 and the switching timing angles q<sub>i</sub> as: (9.54, 20.07, 26.70, 39.37, 52.34, 58.38, 67.49°) the output voltage will be equal to the ac system voltage, i.e. $V_1=13.8kV$ , and the reactive power exchange between 15-level VSI and the ac system will be zero. By varying the amplitude of the three-phase output voltage produced by 15 level VSI using different values of MI above and below 0.73, the inverter generates or absorbs reactive power from the ac system ( $\times Q_c$ ). The system shown in Figure 7 is simulated using the PSCAD/EMTDC, simulation program. The results of the simulation are shown in Figures 8 and 9. In Figure 8 the output line voltages of the 15-level $VSI, U_{12}, U_{23}, U_{31}$ , the spectrum of harmonics present in $U_{12}$ , $Q_c$ reactive power produced by that, together with line system voltage U<sub>ab</sub>, 3 binary dc input voltages and also rms value of the inverter output voltage V<sub>rms</sub> are illustrated. It is seen that the output voltage is almost distortion-free. The produced reactive power of the inverter was stepped at $t_1 = 0.4$ , $t_2 = 0.7$ and t<sub>3</sub>= 1s using different triggering control angles, q<sub>i</sub> from Table 2 when MI is respectively 0.68, 0.8 and 0.73. The resulting step responses for the generated reactive power Q<sub>c</sub> and instantaneous **Figure 6.** Three-phase star connection of (BMVSI). **Figure 7.** A Three-phase 15 level VSI connected to A 13.8kV power system. values of the output voltages of the inverter which create the dynamic capability of this compensator, are shown in this figure, e.g. at $t_2 = 0.7s$ , this 15-level VSI is capable of making almost 9 MVAR change in less than 0.1 second. Similarly, the real power exchange between the inverter and the ac system can be controlled by phase shifting the inverter output voltage with respect to the system voltage, i.e., the inverter supplies real power to the ac system, if the inverter voltage output is made to lead the corresponding ac system voltage. By the same token, the inverter absorbs real power from the ac system, if the inverter output voltage is made to lag the ac system voltage. Figure 9 shows the ability of the 15-level VSI to make a 50 MW transition in a few cycles by leading or lagging the output line voltage U<sub>12</sub> by 30° with respect to the system voltage Uab. The inverter three-phase currents when the output active power of the inverter is 26 MW are also illustrated in this figure. The transient simulation results for a Figure 8. Simulation results showing the capability of 15 level VSI to establish positive and negative reactive power flow. single-phase to ground fault at load bus are shown in Figure 10. The fault path has zero impedance. The load is 8 MW+j10 MVAR. The SVG is supplying 11 MVAR leading vars. Initially the capacitor voltages are maintained at 2, 4 and 8 kV levels modulating the conduction period of each capacitor to control their voltages in a binary proportion. The results confirm the ability of SVG to dynamically compensate the system and restore the system to its prefault state once the fault is cleared after eight cycles fault at 0.35s. Figure 11 shows the star connection of the three-phase structure of the proposed SVG in Figure 3. This configuration is used for the test system to illustrate three-phase simulation results. The operational performance of the three phase 13 level inverter based SVG shown in Figure 11 was evaluated using PSCAD/EMTDC simulation program. A model distribution system is shown in Figure 12 which includes the above mentioned SVG directly coupled to a station bus. A remote varying load is connected through a distribution feeder. The distribution system considerd is 13.8kV, 60Hz with short circuit capacity of 100MVA. With normalized per unit modulation index MI= 0.7 the switching timing angles q<sub>i</sub> are (14.265, 24.070, 37.800, 53.576, 57.866 and 66.297°) and dc side voltages rated at 4.214kV and 8.428kV in each phases, the output line voltage will be equal to the ac system voltage, i.e. 13.8kV. Therfore the reactive power exchange between 13-level SVG and the distribution system will be zero and also by Figure 9. Simulation results showing the ability of 15 level VSI to create positive and negative power flow. Figure 10. Single phase to ground fault at load bus using 15 level SVG. **Figure 11.** Three-phase star connection of proposed transformer-less binary multilevel converter (SVG). **Figure 12.** Three-phase 13 level SVG connected to a 13.8 kV power system. varying the amplitude of the three-phase output voltage produced by 13-level SVG using different values of MI above and below 0.7, the SVG is capable to generate or absorb reactive Figure 13. Bus voltage variation with step changes in the load demand without connection of compensator. power from ac system. In Figure 12 a special algorithm which provides active control over each capacitor voltages is used. The capacitor voltages are compared to their corresponding referance voltage and an error signal which is filtered and used to phase shift a specific portion of the SVG output voltage. The direction of the phase shift depends upon whether the SVG is producting leading or lagging vars. The capacitor controller is disabled when the SVG's current output is very low in magnitude. To regulate the load bus voltage, proportional plus integral (PI) controller with feedback signal derived from the voltage at load bus (V) and the reactive current (I) flowing into the SVG weighted with V-I characteristic droop i.e. $K_{droop} = 1\%$ is employed. The output of the PI controller is the modulation index (MI) and depending upon its value, the switching timing angles q<sub>1</sub>, q<sub>2</sub>, q<sub>3</sub>, q<sub>4</sub>, q<sub>5</sub> and q<sub>6</sub>, to turn on and off various switches are selected from the precomputed switching patterns table. The capacitor voltage controller generates Dqi. These angles and the gate firing angles are processed through swith firing logic algorithm to modulate the conduction period of each capacitor to control their voltages in a binary proportion. The switch firing logic generates the Figure 14. Simulation results showing the dynamic capabilityl of 13 level SVG in power system environment. appropriate gate firing pulses Sa, Sb and Sc. PSCAD/EMTDC simulation results of the proposed system are shown in Figures 13 and 14. As it is seen in Figure 13 at 0.2 second and 0.5 second, a step changes in three phase load i.e. 5+ j5 MVA and j4MVAR is applied, the system voltage drops corresponding to the values of the load changes without the SVG. But when SVG is used, for the same step changes, the output system voltage drops and restored rapidly as seen in Figure 14. The phase voltages of SVG along with the spectrom of harmonics present in line voltage of SVG are also shown in this figure. It is seen that the outpot voltage of this SVG is almost distortion free. The voltages on each side of the dc bus capacitor and also the voltage across the current sharing inductor L for phase A is also illustrated in this figure. These simulation results show the effectiveness of the proposed SVG configuration and also the switching strategy, in other words it is a good tool for dynamic compensation of a distribution system and it can be used for dynamic stability improvement of the power systems. ### **CONCLUSIONS** In this paper, a new SVG using parallel connections of BMVSI by means of current sharing reactors is introduced. For larger capacity of power system compensation paralleling the BMVSI would be promising for high voltage high power applications. Using appropriate switching strategy, the lower order harmonics in the output of the proposed SVG are eliminated, therefore dynamical compensation of a distribution system becomes possible without creating additional harmonic pollution for power systems environment. ### REFERENCES - Mori, S. Katsuhiko, M., Takeda, M. and Seto, M., "Development of A Large Static VAR Generator Using Self-Commutated Inverters for Improving Power System Stability", *IEEE Transaction of Power Systems*, Vol. 8, No. 1, (February 1993), 371-377. - Gyugyi, L., "Unified Power-Flow Control Concept for Flexible AC Transmition Systems", *IEE Proc. C*, Vol. 139, No.4, (July 1992), 323-331. - Gyugyi, L., "Dynamic Compensation of AC Transmission Lines by Solid-State Synchronous Voltage Sources", *IEEE Transaction on Power Delivery*, Vol. 9, No. 2, (April 1994), 904-911. - Gyugyi, L., Colin, D. S. and Kalyan, K. S., "Static Synchronous Series Compensator: A Solid-State Approach to the Series Compensation of Transmission Lines", *IEEE Transaction on Power Delivery*, Vol 12, No. 1, (January 1997), 406-417. - Lai, J. S. and Zheng Peng, F., "Multilevel Converters-A New Breed of Power Converters", *IEEE Transaction on Industry Applications*, Vol. 32, No. 3, (May/June 1996), 509-517. - Zheng Peng, F. and Lai, J. S., Mckeever, J. W. and VanCoevering, J., "Voltage-Source Inverter with Separate DC Sources for Static Var Generation", *IEEE Transaction on Indutry Applications*, Vol. 32, No. 5, (Sept./Oct. 1996), 1130-1138. - PSCAD/EMTDC, "Power System Simulation Software, User's Manual", Manitoba HVDC Research Center, Manitoba, Canada, 1994. - 8. Hosseini, S. H. and Mathur, R. M., "A Binary Multi-Level Voltage-Source Inverter for Static VAR Generation", *CCECE'* 97, St. John's NF, Canada, Conf. Rec., (1997), 427-430. - Hosseini, S. H. and Mathur, R. M., "A New Transformer-Less Multilevel Converter For High Voltage High Power Applications", CIGRE'97, Regional Meeting New Delhi, Conf. Rec., (1997), 12-20 (II-2).